×

74HC163-Q100; 74HCT163-Q100

Presettable synchronous 4-bit binary counter; synchronous reset

The 74HC163-Q100; 74HCT163-Q100 is a synchronous presettable binary counter with an internal look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset feature enables the designer to modify the maximum count with only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock frequency for the cascaded counters according to the following formula:

fmax = 1 / tP(max)(CP to TC) + tSU(CEP to CP)

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

特性

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from ‑40 °C to +85 °C and from ‑40 °C to +125 °C

  • Complies with JEDEC standard no. 7A

  • Input levels:

    • For 74HC163-Q100: CMOS level

    • For 74HCT163-Q100: TTL level

  • Synchronous counting and loading

  • 2 count enable inputs for n-bit cascading

  • Synchronous reset

  • Positive-edge triggered clock

  • ESD protection:

    • MIL-STD-883, method 3015 exceeds 2000 V

    • HBM JESD22-A114F exceeds 2000 V

    • MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)

  • Multiple package options

文档 (5)

文件名称标题类型日期
74HC_HCT163_Q100Presettable synchronous 4-bit binary counter; synchronous resetData sheet2018-10-12
AN11044Pin FMEA 74HC/74HCT familyApplication note2019-01-09
Nexperia_Selection_guide_2023Nexperia Selection Guide 2023Selection guide2023-05-10
hcHC/HCT Spice modelSPICE model2022-02-17
HCT_USER_GUIDEHC/T User GuideUser manual1997-10-31

支持

如果您需要设计/技术支持,请告知我们并填写 应答表, 我们会尽快回复您。

模型

文件名称标题类型日期
hcHC/HCT Spice modelSPICE model2022-02-17