×

74LVC3G17DC

Triple non-inverting Schmitt trigger with 5 V tolerant input

The 74LVC3G17 is a triple buffer with Schmitt-trigger inputs. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

可订购部件

型号 可订购的器件编号 订购代码(12NC) 封装 从经销商处购买
74LVC3G17DC 74LVC3G17DC,125 935275563125 SOT765-1 订单产品

特性

  • Wide supply voltage range from 1.65 V to 5.5 V

  • Overvoltage tolerant inputs to 5.5 V

  • High noise immunity

  • ±24 mA output drive (VCC = 3.0 V)

  • CMOS low-power consumption

  • Latch-up performance exceeds 250 mA

  • Direct interface with TTL levels

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standards

    • JESD8-7 (1.65 V to 1.95 V)

    • JESD8-5 (2.3 V to 2.7 V)

    • JESD8C (2.7 V to 3.6 V)

    • JESD36 (4.5 V to 5.5 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Multiple package options

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

目标应用

  • Wave and pulse shapers for highly noisy environments

参数类型

型号Product statusVCC (V)Logic switching levelsOutput drive capability (mA)fmax (MHz)Nr of bitsPower dissipation considerationsTamb (°C)Rth(j-a) (K/W)Rth(j-c) (K/W)Package name
74LVC3G17DCProduction1.65 - 5.5CMOS/LVTTL± 321753low-40~125205115VSSOP8

PCB Symbol, Footprint and 3D Model

Model Name描述

Package

型号可订购的器件编号,(订购码(12NC))状态标示封装尺寸版本回流焊/波峰焊包装
74LVC3G17DC74LVC3G17DC,125
( 9352 755 63125 )
ActiveV17
VSSOP8
(SOT765-1)
SOT765-1SOT765-1_125

环境信息

型号可订购的器件编号化学成分RoHSRHF指示符
74LVC3G17DC74LVC3G17DC,12574LVC3G17DC
品质及可靠性免责声明

文档 (7)

文件名称标题类型日期
74LVC3G17Triple non-inverting Schmitt trigger with 5 V tolerant inputData sheet2023-08-24
AN10161PicoGate Logic footprintsApplication note2002-10-29
AN11009Pin FMEA for LVC familyApplication note2019-01-09
lvc3g1774LVC3G17 IBIS modelIBIS model2015-01-15
74LVC3G17DC_Nexperia_Product_Reliability74LVC3G17DC Nexperia Product ReliabilityQuality document2023-05-29
lvclvc Spice modelSPICE model2013-05-06
SOT765-1_125VSSOP8; Reel pack for SMD, 7''; Q3/T4 product orientationPacking information2020-04-21

支持

如果您需要设计/技术支持,请告知我们并填写 应答表, 我们会尽快回复您。

模型

文件名称标题类型日期
lvc3g1774LVC3G17 IBIS modelIBIS model2015-01-15
lvclvc Spice modelSPICE model2013-05-06

PCB Symbol, Footprint and 3D Model

Model Name描述

订购、定价与供货

型号Orderable part numberOrdering code (12NC)包装Packing quantity在线购买
74LVC3G17DC74LVC3G17DC,125935275563125SOT765-1_125- 订单产品

样品

安世半导体客户可通过我们的销售机构或直接通过在线样品商店订购样品: https://extranet.nexperia.com.

样品订单通常需要2-4天寄送时间。

如果您尚未取得安世半导体的直接采购帐号,我们的全球与区域经销网络可以协助您取得样品。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.