×

74LVC1G125-Q100

Bus buffer/line driver; 3-state

The 74LVC1G125-Q100 is a single buffer/line driver with 3-state output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

特性

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

  • Wide supply voltage range from 1.65 V to 5.5 V

  • Overvoltage tolerant inputs to 5.5 V

  • High noise immunity

  • CMOS low power consumption

  • IOFF circuitry provides partial Power-down mode operation

  • ±24 mA output drive (VCC = 3.0 V)

  • Latch-up performance exceeds 250 mA

  • Direct interface with TTL levels

  • Complies with JEDEC standards:

    • JESD8-7 (1.65 V to 1.95 V)

    • JESD8-5 (2.3 V to 2.7 V)

    • JESD8C (2.7 V to 3.6 V)

    • JESD36 (4.5 V to 5.5 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Multiple package options

参数类型

Type numberProduct statusVCC (V)Logic switching levelsOutput drive capability (mA)fmax (MHz)Nr of bitsPower dissipation considerationsTamb (°C)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package name
74LVC1G125GM-Q100Production1.65 - 5.5CMOS/LVTTL± 321751low-40~1253137.8158XSON6
74LVC1G125GV-Q100Production1.65 - 5.5CMOS/LVTTL± 321751low-40~12527063.3169TSOP5
74LVC1G125GW-Q100Production1.65 - 5.5CMOS/LVTTL± 321751low-40~12531180.9181TSSOP5

封装

型号封装尺寸版本回流焊/波峰焊包装状态标示可订购的器件编号,(订购码(12NC))
74LVC1G125GM-Q100
XSON6
(SOT886)
SOT886REFLOW_BG-BD-1
SOT886_115ActiveVM74LVC1G125GM-Q100X
( 9346 607 23115 )
74LVC1G125GV-Q100
TSOP5
(SOT753)
SOT753REFLOW_BG-BD-1
WAVE_BG-BD-1
SOT753_125ActiveV2574LVC1G125GV-Q100,
( 9352 984 77125 )
74LVC1G125GW-Q100
TSSOP5
(SOT353-1)
SOT353-1WAVE_BG-BD-1
SOT353-1_125ActiveVM74LVC1G125GW-Q100,
( 9352 984 78125 )

环境信息

型号可订购的器件编号化学成分RoHSRHF指示符无铅转换日期
74LVC1G125GM-Q10074LVC1G125GM-Q100X74LVC1G125GM-Q100week 25, 2019
74LVC1G125GV-Q10074LVC1G125GV-Q100,74LVC1G125GV-Q100Always Pb-free
74LVC1G125GW-Q10074LVC1G125GW-Q100,74LVC1G125GW-Q100Always Pb-free
品质及可靠性免责声明

文档 (15)

文件名称标题类型日期
74LVC1G125_Q100Bus buffer/line driver; 3-stateData sheet2023-08-23
AN10161PicoGate Logic footprintsApplication note2002-10-29
AN11009Pin FMEA for LVC familyApplication note2019-01-09
lvc1g12574LVC1G125 IBIS modelIBIS model2014-10-20
Nexperia_document_leaflet_Logic_X2SON_packages_062018X2SON ultra-small 4, 5, 6 & 8-pin leadless packagesLeaflet2018-06-05
Nexperia_Selection_guide_2023Nexperia Selection Guide 2023Selection guide2023-05-10
WAVE_BG-BD-1Wave soldering profileWave soldering2021-09-08
SOT353-1plastic thin shrink small outline package; 5 leads; body width 1.25 mmPackage information2022-11-15
MAR_SOT886MAR_SOT886 TopmarkTop marking2013-06-03
SOT886plastic, leadless extremely thin small outline package; 6 terminals; 0.5 mm pitch; 1 mm x 1.45 mm x 0.5 mm bodyPackage information2022-06-01
REFLOW_BG-BD-1Reflow soldering profileReflow soldering2021-04-06
MAR_SOT753MAR_SOT753 TopmarkTop marking2013-06-03
SOT753plastic, surface-mounted package; 5 leads; 0.95 mm pitch; 2.9 mm x 1.5 mm x 1 mm bodyPackage information2022-05-31
REFLOW_BG-BD-1Reflow soldering profileReflow soldering2021-04-06
WAVE_BG-BD-1Wave soldering profileWave soldering2021-09-08

支持

如果您需要设计/技术支持,请告知我们并填写 应答表, 我们会尽快回复您。

模型

文件名称标题类型日期
lvc1g12574LVC1G125 IBIS modelIBIS model2014-10-20

样品

安世半导体客户可通过我们的销售机构或直接通过在线样品商店订购样品: https://extranet.nexperia.com.

样品订单通常需要2-4天寄送时间。

如果您尚未取得安世半导体的直接采购帐号,我们的全球与区域经销网络可以协助您取得样品。